



SBOS416B-OCTOBER 2007-REVISED JULY 2008

#### www.ti.com

# **Dual-Port, Differential VDSL2 Line Driver Amplifiers**

#### FEATURES

- Low Power Consumption:
  - 21mA/Port Full Bias Mode
  - 16.2mA/Port Mid Bias Mode
  - 11.2mA/Port Low Bias Mode
  - Low-Power Shutdown Mode
  - I<sub>ADJ</sub> Pin for Variable Bias
- Low Noise:
  - 2.5nV/\sqrt{Hz} Voltage Noise
  - 17pA/\(\sqrt{Hz}\) Inverting Current Noise
  - 1.2pA/\(\sqrt{Hz}\) Noninverting Current Noise
- Low MTPR Distortion:
  - 70dB with +20.5dBm G.993.2—Profile 8b
- -89dBc HD3 (1MHz, 100Ω Differential)
- High Output Current: > 424mA (25 $\Omega$  Load) .
- Wide Output Swing:  $43.2V_{PP}$  (±12V, 100 $\Omega$ **Differential**)
- Wide Bandwidth: 150MHz (Gain = 10V/V)
- Port-To-Port Separation of 90dB at 1MHz
- PSRR of 50dB at 1MHz for Good Isolation
- Wide Power-Supply Range: 10V to 28V

## APPLICATIONS

ÆΛ

- Ideal For VDSL2 Systems
- **Backward-Compatible with** ADSL/ADSL2+/ADSL2++ Systems

## DESCRIPTION

The THS6204 is a dual-port, current-feedback architecture, differential line driver amplifier system ideal for xDSL systems. The device is targeted for use in VDSL2 (very-high-bit-rate digital subscriber line 2) line driver systems that enable greater than +20.5dBm line power up to 8.5MHz with good linearity supporting the G.993.2 VDSL2 8b profile. It is also fast enough to support central-office transmission of +14.5dBm line power up to 18.1MHz—Profile 30a.

The unique architecture of the THS6204 allows quiescent current to be minimal while still achieving very high linearity. Differential distortion, under full bias conditions, is -89dBc at 1MHz and reduces to only -73dBc at 10MHz. Fixed multiple bias settings of the amplifiers allows for enhanced power savings for line lengths where the full performance of the amplifier is not required. To allow for even more flexibility and power savings, an IADJ pin is available to further lower the bias currents.

The wide output swing of  $43.2V_{PP}$  (100 $\Omega$ differentially) with ±12V power supplies, coupled with over 425mA current drive  $(25\Omega)$ , allows for wide dynamic headroom, keeping distortion minimal.

The THS6204 is available in a QFN-24 or a TSSOP-24 PowerPAD<sup>™</sup> package.



#### Figure 1. Typical VDSL2 Line Driver Circuit Utilizing One Port of the THS6204

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments, Incorporated.

All other trademarks are the property of their respective owners.



www.ti.com

#### SBOS416B-OCTOBER 2007-REVISED JULY 2008

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ORDERING INFORMATION**<sup>(1)</sup>

| PRODUCT <sup>(2)</sup> | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | PACKAGE MARKING | TRANSPORT MEDIA, QUANTITY |
|------------------------|--------------|-----------------------|-----------------|---------------------------|
| THS6204IRHFT           | OEN 24       | DUE                   | 6204            | Tape and Reel, 250        |
| THS6204IRHFR           | QFIN-24      | КПГ                   | 0204            | Tape and Reel, 3000       |
| THS6204IPWP            |              |                       |                 | Rails, 60                 |
| THS6204IPWPR           | 1330P-24     | PVVP                  | 1 136204        | Tape and Reel, 2000       |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) The PowerPAD is electrically isolated from all other pins.

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

Over operating free-air temperature range, unless otherwise noted.

|                                     |                                                                      | THS6204         | UNIT                          |  |  |
|-------------------------------------|----------------------------------------------------------------------|-----------------|-------------------------------|--|--|
| Supply voltage, $V_{S-}$ to         | V <sub>S+</sub>                                                      | 28              | V                             |  |  |
| Input voltage, VI                   |                                                                      | ±V <sub>S</sub> |                               |  |  |
| Differential input voltage          | ge, V <sub>ID</sub>                                                  | ±2              | V                             |  |  |
| Output current, I <sub>O</sub> —sta | tic dc <sup>(2)</sup>                                                | ±100            | mA                            |  |  |
| Continuous power diss               | sipation                                                             | See Dissipatio  | See Dissipation Ratings table |  |  |
| Maximum junction tem                | perature, any condition, T <sub>J</sub> <sup>(3)</sup>               | +150            | °C                            |  |  |
| Maximum junction tem                | perature, continuous operation, long-term reliability, $T_{J}^{(4)}$ | +130            | °C                            |  |  |
| Storage temperature ra              | ange, T <sub>STG</sub>                                               | -65 to +150     | °C                            |  |  |
| Lead temperature 1,6                | mm (1/16 inch) from case for 10 seconds                              | +300            | °C                            |  |  |
|                                     | Human body model (HBM)                                               | 2000            | V                             |  |  |
| ESD ratings                         | Charged device model (CDM)                                           | 500             | V                             |  |  |
|                                     | Machine model (MM)                                                   | 100             | V                             |  |  |

(1) Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may degrade device reliability.

(2) The THS6204 incorporates a PowerPAD on the underside of the chip. This acts as a heatsink and must be connected to a thermally dissipating plane for proper power dissipation. Failure to do so may result in exceeding the maximum junction temperature which could permanently damage the device. See TI Technical Brief SLMA002 for more information about utilizing the PowerPAD thermally-enhanced package. Under high-frequency ac operation (> 10kHz), the short-term output current capability is much greater than the continuous dc output current rating. This short-term output current rating is about 8.5X the dc capability, or about ±850mA.

(3) The absolute maximum junction temperature under any condition is limited by the constraints of the silicon process.

(4) The absolute maximum junction temperature for continuous operation is limited by the package constraints. Operation above this temperature may result in reduced reliability and/or lifetime of the device.

2



SBOS416B-OCTOBER 2007-REVISED JULY 2008

www.ti.com

## **DISSIPATION RATINGS**

|                 |                        |                                          | POWER RATING <sup>(3)</sup><br>(T <sub>J</sub> = +130°C) |                        |  |  |  |
|-----------------|------------------------|------------------------------------------|----------------------------------------------------------|------------------------|--|--|--|
| PACKAGE         | θ <sub>JC</sub> (°C/W) | θ <sub>JA</sub> (°C/W) <sup>(1)(2)</sup> | T <sub>A</sub> = +25°C                                   | T <sub>A</sub> = +85°C |  |  |  |
| QFN-24 (RHF)    | 1.7                    | 32                                       | 3.28W                                                    | 1.4W                   |  |  |  |
| HTSSOP-24 (PWP) | 0.92                   | 31                                       | 3.39W                                                    | 1.45W                  |  |  |  |

(1) This data was taken using a 4-layer, 3in x 3in (76.2mm x 76.2mm) test PCB with the PowerPAD soldered to the PCB. If the PowerPAD is not soldered to the PCB, θ<sub>JA</sub> increases to +74°C/W for the RHF package and +62°C/W for the PWP package.

(2) For high-power dissipation applications, soldering the PowerPAD to the PCB is required. Failure to do so may result in reduced reliability and/or lifetime of the device. See TI technical brief SLMA002 for more information about utilizing the PowerPAD thermally enhanced package.

(3) Power rating is determined with a junction temperature of +130°C. This is the point where distortion starts to substantially increase and long-term reliability starts to be reduced. Thermal management of the final PCB should strive to keep the junction temperature at or below +130°C for best performance and reliability.

## **RECOMMENDED OPERATING CONDITIONS**

|                                                           |               | THS  | 6204 |      |
|-----------------------------------------------------------|---------------|------|------|------|
|                                                           |               | MIN  | MAX  | UNIT |
| Supply voltage V to V                                     | Dual supply   | ±5   | ±14  | V    |
| Supply voltage, $v_{S-}$ to $v_{S+}$                      | Single supply | 10   | 28   | V    |
| Operating free-air temperature, T <sub>A</sub>            | -40           | +85  | °C   |      |
| Operating junction temperature, continuous operating temp | -40           | +130 | °C   |      |
| Normal storage temperature, T <sub>STG</sub>              | -40           | +85  | °C   |      |

PIN CONFIGURATIONS<sup>(1)(2)(3)</sup>



#### HTSSOP-24<sup>(4)</sup> PWP PACKAGE (TOP VIEW) Ο V<sub>S-</sub> 1 24 $V_{S+}$ BIAS-1/D1D2 23 D1 OUT 2 BIAS-2/D1D2 D1 IN-3 22 D1 IN+ 4 21 D2 IN-D2 IN+ 5 20 D2 OUT NC<sup>(4)</sup> GND 6 19 PowerPAD NC<sup>(4)</sup> 18 7 I<sub>ADJ</sub> 17 D3 OUT D3 IN+ 8 D3 IN-D4 IN+ 9 16 15 BIAS-2/D3D4 D4 IN\_ 10 BIAS-1/D3D4 11 14 D4 OUT 13 12 V<sub>S-</sub> V<sub>S+</sub>

- (1) The PowerPAD is electrically isolated from all other pins and can be connected to any potential voltage range from  $V_{S-}$  to  $V_{S+}$ . Typically, the PowerPAD is connected to the GND plane as this plane tends to physically be the largest and is able to dissipate the most amount of heat.
- (2) The THS6204 defaults to the full bias state if no signal is present on the bias pins.
- (3) The GND pin range is from  $V_{S-}$  to  $(V_{S+} 5V)$ .
- (4) NC = no connection.



SBOS416B-OCTOBER 2007-REVISED JULY 2008

# ELECTRICAL CHARACTERISTICS: $V_s = \pm 12V$

At  $T_A = +25^{\circ}$ C,  $R_F = 1.24$ k $\Omega$ ,  $R_L = 100\Omega$  differential,  $G_{Diff} = 10$ V/V differential,  $G_{CM} = 1$ V/V common-mode, and full bias, unless otherwise noted. Each port is independently tested.

|                                                       |                                                                                                                                                                                                  |                                                |          | THS6204IRHF, IPWP    |                                |                                  |        |             |                              |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------|----------------------|--------------------------------|----------------------------------|--------|-------------|------------------------------|
|                                                       |                                                                                                                                                                                                  |                                                | TYP      | OVER                 | TEMPERA                        | TURE                             |        |             |                              |
| PARAMETER                                             | CONDITIO                                                                                                                                                                                         | NS                                             | +25°C    | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS  | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |
| AC PERFORMANCE                                        |                                                                                                                                                                                                  |                                                |          |                      |                                |                                  |        |             | l.                           |
| Small-signal bandwidth,                               | $\label{eq:G_DIFF} \begin{split} G_{\text{DIFF}} = 5 \text{V/V} & \text{differential}, \ \text{R}_{\text{F}} = 1.5 \text{k} \Omega, \\ \text{V}_{\text{O}} = 2 \text{V}_{\text{PP}} \end{split}$ |                                                | 160      |                      |                                |                                  | MHz    | Тур         | С                            |
| -3dB (V <sub>O</sub> = 2V <sub>PP</sub> )             | $G_{DIFF} = 10V/V diaR_F = 1.24k\Omega, V_C$                                                                                                                                                     | fferential,<br><sub>0</sub> = 2V <sub>PP</sub> | 150      | 120                  | 110                            | 100                              | MHz    | Min         | В                            |
| 0.1dB bandwidth flatness                              | $G_{DIFF} = 10V/V dirR_F = 1.24I$                                                                                                                                                                | fferential,<br>«Ω                              | 114      |                      |                                |                                  | MHz    | Тур         | С                            |
| Large-signal bandwidth                                | $G_{DIFF} = 10V/V dirV_0 = 20V_0$                                                                                                                                                                | fferential,<br>PP                              | 120      |                      |                                |                                  | MHz    | Тур         | С                            |
| Slew rate (10% to 90% level)                          | G <sub>DIFF</sub> = 10V/V, V <sub>O</sub> = differentia                                                                                                                                          | = 20V step,<br>al                              | 3800     | 3200                 | 3100                           | 3000                             | V/µs   | Min         | В                            |
| Rise and fall time                                    | $G_{DIFF} = +5V/V, V_O = 2V$                                                                                                                                                                     | / <sub>PP</sub> , differential                 | 5        |                      |                                |                                  | ns     | Тур         | С                            |
| Harmonic distortion                                   |                                                                                                                                                                                                  |                                                |          |                      |                                |                                  |        |             |                              |
| and hormonia                                          |                                                                                                                                                                                                  | Full bias                                      | -100     | -95                  | -92                            | -90                              | dBc    | Min         | В                            |
| Zhù hannohic                                          | $G_{DIFF} = 10V/V,$                                                                                                                                                                              | Low bias                                       | -96      |                      |                                |                                  | dBc    | Тур         | С                            |
| and harmonia                                          | $v_0 = 2 v_{PP},$<br>f = 1MHz, R <sub>L</sub> = 100 $\Omega$                                                                                                                                     | Full bias                                      | -89      | -85                  | -82                            | -80                              | dBc    | Min         | В                            |
| Sid hamonic                                           |                                                                                                                                                                                                  | Low bias                                       | -85      |                      |                                |                                  | dBc    | Тур         | С                            |
| and hormonic                                          | 0 10\//\/                                                                                                                                                                                        | Full bias                                      | -75      | -70                  | -68                            | -65                              | dBc    | Min         | В                            |
| 2nd narmonic                                          | $G_{DIFF} = 100/V$ ,<br>$V_{O} = 2V_{PP}$ ,                                                                                                                                                      | Low bias                                       | -72      |                      |                                |                                  | dBc    | Тур         | С                            |
| and harmonia                                          | f = 10MHz,                                                                                                                                                                                       | Full bias                                      | -73      | -65                  | -61                            | -53                              | dBc    | Min         | В                            |
| 3rd harmonic                                          | $R_L = 100\Omega$                                                                                                                                                                                | Low bias                                       | -58      |                      |                                |                                  | dBc    | Тур         | С                            |
| Multitopo power retio (MTDP)                          | VDSL2 8b profile +20.5dBm                                                                                                                                                                        |                                                | -70      |                      |                                |                                  | dBc    | Тур         | С                            |
| $G \approx 11$ , active termination, $SF \approx 4$ . | VDSL2 17a profile<br>power supply =                                                                                                                                                              | +14.5dBm;<br>= ±7.5V                           | -65      |                      |                                |                                  | dBc    | Тур         | С                            |
| Differential input voltage noise                      | f = 1MH:                                                                                                                                                                                         | z                                              | 2.5      | 3.0                  | 3.2                            | 3.3                              | nV/√Hz | Max         | В                            |
| Differential inverting current noise                  | f = 1MH:                                                                                                                                                                                         | Z                                              | 17       | 20                   | 22                             | 24                               | pA/√Hz | Max         | В                            |
| Differential noninverting current noise               | f = 1MH:                                                                                                                                                                                         | 2                                              | 1.2      | 1.4                  | 1.5                            | 1.6                              | pA/√Hz | Max         | В                            |
| DC PERFORMANCE                                        |                                                                                                                                                                                                  |                                                |          |                      |                                |                                  |        |             |                              |
| Open-loop transimpedance gain                         | R <sub>L</sub> = 100                                                                                                                                                                             | Ω                                              | 700      | 330                  | 320                            | 300                              | kΩ     | Тур         | А                            |
| Input offset voltage                                  |                                                                                                                                                                                                  |                                                | ±15      | ±50                  | ±55                            | ±60                              | mV     | Max         | А                            |
| Input offsert voltage drift                           |                                                                                                                                                                                                  |                                                |          |                      | ±110                           | ±155                             | μV/°C  | Max         | В                            |
| Input offset voltage matching                         | Channels 1 to 2 and                                                                                                                                                                              | d 3 to 4 only                                  | ±0.5     | ±5                   | ±6                             | ±7                               | mV     | Max         | А                            |
| Noninverting input bias current                       |                                                                                                                                                                                                  |                                                | ±1       | ±3                   | ±4                             | ±5                               | μA     | Max         | А                            |
| Noninverting input bias current drift                 |                                                                                                                                                                                                  |                                                |          |                      | ±25                            | ±30                              | nA/°C  | Max         | В                            |
| Inverting input bias current                          |                                                                                                                                                                                                  |                                                | ±8       | ±40                  | ±45                            | ±50                              | μΑ     | Max         | А                            |
| Inverting input bias current drift                    |                                                                                                                                                                                                  |                                                |          |                      | ±115                           | ±135                             | nA/°C  | Max         | В                            |
| Inverting input bias current matching                 |                                                                                                                                                                                                  |                                                | ±8       | ±25                  | ±30                            | ±35                              | μΑ     | Max         | А                            |
| INPUT CHARACTERISTICS                                 |                                                                                                                                                                                                  |                                                |          |                      |                                |                                  |        |             |                              |
| Common-mode input range                               | Each ampli                                                                                                                                                                                       | fier                                           | ±9.5     | ±9                   | ±8.8                           | ±8.6                             | V      | Min         | А                            |
| Common-mode rejection ratio                           | Each ampli                                                                                                                                                                                       | fier                                           | 65       | 53                   | 50                             | 49                               | dB     | Min         | А                            |
| Noninverting input resistance                         |                                                                                                                                                                                                  |                                                | 500    2 |                      |                                |                                  | kΩ∥pF  | Тур         | С                            |
| Inverting input resistance                            |                                                                                                                                                                                                  |                                                | 50       |                      |                                |                                  | Ω      | Тур         | С                            |

(1) Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

(2) Junction temperature = ambient for  $+25^{\circ}$ C tested specifications.

(3) Junction temperature = ambient at low temperature limit; junction temperature = ambient +23°C at high temperature limit for over temperature specifications.



SBOS416B-OCTOBER 2007-REVISED JULY 2008

#### www.ti.com

## ELECTRICAL CHARACTERISTICS: $V_s = \pm 12V$ (continued)

At  $T_A = +25^{\circ}$ C,  $R_F = 1.24$ k $\Omega$ ,  $R_L = 100\Omega$  differential,  $G_{Diff} = 10$ V/V differential,  $G_{CM} = 1$ V/V common-mode, and full bias, unless otherwise noted. Each port is independently tested.

|                                           |                                                   |                                                     |       | THS6204IRHF, IPWP    |                                |                                  |       |             |                              |
|-------------------------------------------|---------------------------------------------------|-----------------------------------------------------|-------|----------------------|--------------------------------|----------------------------------|-------|-------------|------------------------------|
|                                           | CONDITIONS +2                                     |                                                     | TYP   | OVER                 | TEMPERA                        | ATURE                            |       |             |                              |
| PARAMETER                                 |                                                   |                                                     | +25°C | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |
| OUTPUT CHARACTERISTICS <sup>(4)</sup>     |                                                   |                                                     |       | 1                    |                                | 11                               |       |             |                              |
|                                           | $R_L = 100\Omega$ , each output                   | ut, linear output                                   | ±10.9 |                      |                                |                                  | V     | Тур         | С                            |
| Output voltage swing                      | $R_L = 50\Omega$ , each output                    | $R_{\rm I} = 50\Omega$ , each output, linear output |       | ±10.6                | ±10.5                          | ±10.4                            | V     | Min         | Α                            |
|                                           | $R_L = 25\Omega$ , each output, linear output     |                                                     | ±10.4 | ±10.2                | ±10.1                          | ±10.0                            | V     | Min         | А                            |
| Output current (sourcing, sinking)        | $R_L = 25\Omega$ , each                           | h output                                            | ±416  | ±408                 | ±404                           | ±400                             | mA    | Min         | A                            |
| Short-circuit output current              |                                                   |                                                     | ±1    |                      |                                |                                  | А     | Тур         | С                            |
| Output impedance                          | f = 1MHz, diff                                    | erential                                            | 0.2   |                      |                                |                                  | Ω     | Тур         | С                            |
| Crosstalk                                 | f = 1MHz, Port 1 to<br>$V_{OUT} = 2V_{PP}$ port 2 |                                                     | -90   |                      |                                |                                  | dB    | Тур         | С                            |
| POWER SUPPLY                              | 1                                                 |                                                     |       |                      |                                |                                  |       |             |                              |
| Operating voltage                         |                                                   |                                                     | ±12   |                      |                                |                                  | V     | Тур         | С                            |
| Maximum operating voltage                 |                                                   |                                                     |       | ±14                  | ±14                            | ±14                              | V     | Max         | А                            |
| Minimum operating voltage                 |                                                   |                                                     |       | ±5                   | ±5                             | ±5                               | V     | Min         | В                            |
|                                           | Per port, ful<br>(Bias-1 = 0, Bia                 | l bias<br>as-2 = 0)                                 | 21    | 22.5                 | 23.5                           | 24                               | mA    | Max         | А                            |
| Maximum I <sub>S+</sub> quiescent current | Per port, mid bias<br>(Bias-1 = 1, Bias-2 = 0)    |                                                     | 16.2  | 17.7                 | 18.5                           | 19                               | mA    | Max         | А                            |
|                                           | Per port, mid bias ;                              | $R_{ADJ} = 604\Omega$                               | 12.6  | 14.1                 | 15                             | 15.5                             | mA    | Max         | Α                            |
|                                           | Per port, low<br>(Bias-1 = 0, Bia                 | v bias<br>as-2 = 1)                                 | 11.2  | 12.7                 | 13.4                           | 13.9                             | mA    | Max         | А                            |
|                                           | Per port, bia<br>(Bias-1 = 1, Bia                 | Per port, bias off<br>(Bias-1 = 1, Bias-2 = 1)      |       | 0.8                  | 0.9                            | 1                                | mA    | Max         | А                            |
|                                           | Per port, full bias<br>(Bias-1 = 0, Bias-2 = 0)   |                                                     | 21    | 19.5                 | 18.5                           | 17                               | mA    | Min         | А                            |
| Minimum I <sub>S+</sub> quiescent current | Per port, mid bias<br>(Bias-1 = 1, Bias-2 = 0)    |                                                     | 16.2  | 14.7                 | 13.7                           | 13                               | mA    | Min         | А                            |
|                                           | Per port, low<br>(Bias-1 = 0, Bia                 | v bias<br>as-2 = 1)                                 | 11.2  | 9.7                  | 9.1                            | 7.6                              | mA    | Min         | А                            |
|                                           | Per port, ful<br>(Bias-1 = 0, Bia                 | l bias<br>as-2 = 0)                                 | 20.5  | 21.5                 | 22.5                           | 23                               | mA    | Max         | А                            |
|                                           | Per port, mic<br>(Bias-1 = 1, Bia                 | d bias<br>as-2 = 0)                                 | 15.7  | 16.7                 | 17.4                           | 17.8                             | mA    | Max         | А                            |
| Maximum I <sub>S-</sub> quiescent current | Per port, mid bias ;                              | $R_{ADJ} = 604\Omega$                               | 12.1  | 13.1                 | 14                             | 14.5                             | mA    | Max         | А                            |
|                                           | Per port, low<br>(Bias-1 = 0,Bia                  | v bias<br>as-2 = 1)                                 | 10.7  | 11.7                 | 12.1                           | 12.4                             | mA    | Max         | А                            |
|                                           | Per port, bia<br>(Bias-1 = 1, Bia                 | as off<br>as-2 = 1)                                 | 0.1   | 0.3                  | 0.6                            | 0.8                              | mA    | Max         | А                            |
|                                           | Per port, ful<br>(Bias-1 = 0, Bia                 | l bias<br>as-2 = 0)                                 | 20.5  | 19.5                 | 18.5                           | 17.5                             | mA    | Min         | А                            |
| Minimum I <sub>S-</sub> quiescent current | Per port, mic<br>(Bias-1 = 1, Bia                 | d bias<br>as-2 = 0)                                 | 15.7  | 14.7                 | 13.8                           | 13.6                             | mA    | Min         | А                            |
|                                           | Per port, low bias<br>(Bias-1 = 0, Bias-2 = 1)    |                                                     | 10.7  | 9.7                  | 9.4                            | 9.1                              | mA    | Min         | А                            |
| Current through GND pin                   |                                                   |                                                     | 0.5   |                      |                                |                                  | mA    | Тур         | С                            |
| Power-supply rejection ratio (+PSRR)      |                                                   |                                                     | 66    | 54                   | 53                             | 52                               | dB    | Min         | Α                            |
| Power-supply rejection ratio (-PSRR)      |                                                   |                                                     | 65    | 52                   | 51                             | 50                               | dB    | Min         | A                            |

(4) Test circuit is shown in Figure 2.

5



SBOS416B-OCTOBER 2007-REVISED JULY 2008

## ELECTRICAL CHARACTERISTICS: $V_s = \pm 12V$ (continued)

At  $T_A = +25^{\circ}$ C,  $R_F = 1.24$ k $\Omega$ ,  $R_L = 100\Omega$  differential,  $G_{Diff} = 10$ V/V differential,  $G_{CM} = 1$ V/V common-mode, and full bias, unless otherwise noted. Each port is independently tested.

|                                         |                                             |         | THS6204              | RHF, IPW                       | C                                |       |             |                              |
|-----------------------------------------|---------------------------------------------|---------|----------------------|--------------------------------|----------------------------------|-------|-------------|------------------------------|
|                                         |                                             | TYP     | OVER TEMPERATURE     |                                |                                  |       |             |                              |
| PARAMETER                               | CONDITIONS                                  | +25°C   | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |
| LOGIC                                   |                                             |         |                      |                                |                                  |       |             |                              |
| Diag control pip logic threshold        | Logic 1, with respect to GND <sup>(5)</sup> |         | 1.9                  | 1.9                            | 1.9                              | V     | Min         | В                            |
| Bias control pin logic threshold        | Logic 0, with respect to GND <sup>(5)</sup> |         | 0.8                  | 0.8                            | 0.8                              | V     | Max         | В                            |
| Pies pin quiescent ourrent              | Bias-X = 0.5V (logic 0)                     | 20      | 30                   | 33                             | 35                               | μΑ    | Max         | А                            |
| bias pin quescent current               | Bias-X = 3.3V (logic 1)                     | 0.3     | 1                    | 1.1                            | 1.2                              | μΑ    | Max         | А                            |
| Turn-on time delay (t <sub>ON</sub> )   | Time for I <sub>S</sub> to reach 50%        | 1       |                      |                                |                                  | μs    | Тур         | С                            |
| Turn-off time delay (t <sub>OFF</sub> ) | of final value                              | 1       |                      |                                |                                  | μs    | Тур         | С                            |
| Bias pin input impedance                |                                             | 50      |                      |                                |                                  | kΩ    | Тур         | С                            |
| Amplifier output impedance              | Off bias (Bias-1 = 1, Bias-2 = 1)           | 10    5 |                      |                                |                                  | kΩ∥pF | Тур         | С                            |

(5) The GND pin usable range is from  $V_{S-}$  to  $(V_{S+}-5V).$ 

#### Table 1. Logic Table

| BIAS-1 | BIAS-2 | FUNCTION       | DESCRIPTION                                                                   |
|--------|--------|----------------|-------------------------------------------------------------------------------|
| 0      | 0      | Full bias mode | Amplifiers on with lowest distortion possible                                 |
| 1      | 0      | Mid bias mode  | Amplifiers on with power savings and a reduction in distortion performance    |
| 0      | 1      | Low bias mode  | Amplifiers on with enhanced power savings and a reduction of performance      |
| 1      | 1      | Shutdown mode  | Amplifiers off and output has high impedance (default state if left floating) |

6



## ELECTRICAL CHARACTERISTICS: $V_s = \pm 6V$

At  $T_A = +25^{\circ}$ C,  $R_F = 1.5k\Omega$ ,  $R_L = 100\Omega$  differential,  $G_{Diff} = 10$ V/V differential,  $G_{CM} = 1$ V/V common-mode, and full bias, unless otherwise noted. Each port is independently tested.

|                                                       |                                         |                                                     | THS6204IRHF, IPWP |                      |                                |                                  |        |             |                              |
|-------------------------------------------------------|-----------------------------------------|-----------------------------------------------------|-------------------|----------------------|--------------------------------|----------------------------------|--------|-------------|------------------------------|
|                                                       |                                         |                                                     |                   |                      | TYP OVER TEMPERATURE           |                                  |        |             |                              |
| PARAMETER                                             | CONDITIONS                              |                                                     | +25°C             | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS  | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |
| AC PERFORMANCE                                        |                                         |                                                     |                   |                      |                                |                                  |        |             |                              |
| Small-signal bandwidth,                               | G = 5V/V differential,                  | $G = 5V/V$ differential, $R_F = 1.82k\Omega$        |                   |                      |                                |                                  | MHz    | Тур         | С                            |
| $-3$ dB ( $V_0 = 2V_{PP}$ )                           | G = 10V/V differentia                   | l, R <sub>F</sub> = 1.5kΩ                           | 140               | 110                  | 100                            | 95                               | MHz    | Min         | В                            |
| 0.1dB bandwidth flatness                              | G = 10V/V differentia                   | l, R <sub>F</sub> = 1.5kΩ                           | 12                |                      |                                |                                  | MHz    | Тур         | С                            |
| Large-signal bandwidth                                | G = 10V/V differentia                   | I, $V_0 = 20V_{PP}$                                 | 140               |                      |                                |                                  | MHz    | Тур         | С                            |
| Slew rate (10% to 90% level)                          | G = 10V/V, V <sub>O</sub> = differentia | 20V step,<br>al                                     | 1600              | 1200                 | 1100                           | 1000                             | V/µs   | Min         | В                            |
| Rise and fall time                                    | $G = +5V/V, V_O = 2V_F$                 | P, differential                                     | 5                 |                      |                                |                                  | ns     | Тур         | С                            |
| Harmonic distortion                                   |                                         |                                                     |                   |                      |                                |                                  |        |             |                              |
| and harmonic                                          | C = 10 V/V                              | Full bias                                           | -98               | -92                  | -89                            | -87                              | dBc    | Min         | В                            |
|                                                       | $V_{O} = 2V_{PP},$                      | Low bias                                            | -93               |                      |                                |                                  | dBc    | Тур         | С                            |
| ard harmonic                                          | f = 1MHz,<br>P = 1000 differential      | Full bias                                           | -93               | -84                  | -81                            | -79                              | dBc    | Min         | В                            |
| 3rd harmonic                                          |                                         | Low bias                                            | -89               |                      |                                |                                  | dBc    | Тур         | С                            |
| 2nd harmonic                                          | G = 10 V/V                              | Full bias                                           | -80               | -75                  | -70                            | -68                              | dBc    | Min         | В                            |
|                                                       | $V_0 = 2V_{PP},$                        | Low bias                                            | -74               |                      |                                |                                  | dBc    | Тур         | С                            |
| ard harmonic                                          | f = 10MHz,<br>R. = 1000 differential    | Full bias                                           | -66               | -60                  | -58                            | -54                              | dBc    | Min         | В                            |
|                                                       |                                         | Low bias                                            | -55               |                      |                                |                                  | dBc    | Тур         | С                            |
| Multitopo powor ratio (MTPP)                          | VDSL2 8b profile                        | +20.5dBm                                            | -70               |                      |                                |                                  | dBc    | Тур         | С                            |
| $G \approx 11$ , active termination, $SF \approx 4$ . | VDSL2 17a profile<br>power supply =     | VDSL2 17a profile +14.5dBm;<br>power supply = ±7.5V |                   |                      |                                |                                  | dBc    | Тур         | С                            |
| Differential input voltage noise                      | f = 1MH:                                | Z                                                   | 2.5               | 3.0                  | 3.2                            | 3.3                              | nV/√Hz | Max         | В                            |
| Differential inverting current noise                  | f = 1MH:                                | Z                                                   | 17                | 20                   | 22                             | 24                               | pA/√Hz | Max         | В                            |
| Differential noninverting current noise               | f = 1MH:                                | Z                                                   | 1.2               | 1.4                  | 1.5                            | 1.6                              | pA/√Hz | Max         | В                            |
| DC PERFORMANCE                                        |                                         |                                                     |                   |                      |                                |                                  |        |             |                              |
| Open-loop transimpedance gain                         | R <sub>L</sub> = 100                    | Ω                                                   | 650               | 330                  | 320                            | 300                              | kΩ     | Тур         | А                            |
| Input offset voltage                                  |                                         |                                                     | ±10               | ±45                  | ±50                            | ±55                              | mV     | Max         | А                            |
| Input offsert voltage drift                           |                                         |                                                     |                   |                      | ±110                           | ±155                             | μV/°C  | Max         | В                            |
| Input offset voltage matching                         | Channels 1 to 2 and                     | d 3 to 4 only                                       | ±0.5              | ±5                   | ±6                             | ±7                               | mV     | Max         | А                            |
| Noninverting input bias current                       |                                         |                                                     | ±1                | ±3                   | ±4                             | ±5                               | μΑ     | Max         | А                            |
| Noninverting input bias current drift                 |                                         |                                                     |                   |                      | ±25                            | ±30                              | nA/°C  | Max         | В                            |
| Inverting input bias current                          |                                         |                                                     | ±8                | ±40                  | ±45                            | ±50                              | μΑ     | Max         | А                            |
| Inverting input bias current drift                    |                                         |                                                     |                   |                      | ±115                           | ±135                             | nA/°C  | Max         | В                            |
| Inverting input bias current matching                 |                                         |                                                     | ±8                | ±25                  | ±30                            | ±35                              | μΑ     | Max         | А                            |
| INPUT CHARACTERISTICS                                 |                                         |                                                     |                   |                      | ·                              |                                  |        |             |                              |
| Common-mode input range                               | Each ampl                               | fier                                                | ±3.0              | ±2.9                 | ±2.8                           | ±2.7                             | V      | Min         | А                            |
| Common-mode rejection ratio                           | Each ampl                               | fier                                                | 62                | 51                   | 48                             | 47                               | dB     | Min         | А                            |
| Noninverting input resistance                         |                                         |                                                     | 500    2          |                      |                                |                                  | kΩ∥pF  | Тур         | С                            |
| Inverting input resistance                            |                                         |                                                     | 55                |                      |                                |                                  | Ω      | Тур         | С                            |

(1) Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

(2) Junction temperature = ambient for  $+25^{\circ}$ C tested specifications.

(3) Junction temperature = ambient at low temperature limit; junction temperature = ambient +23°C at high temperature limit for over temperature specifications.



SBOS416B-OCTOBER 2007-REVISED JULY 2008

## ELECTRICAL CHARACTERISTICS: V<sub>s</sub> = ±6V (continued)

At  $T_A = +25^{\circ}$ C,  $R_F = 1.5k\Omega$ ,  $R_L = 100\Omega$  differential,  $G_{Diff} = 10$ V/V differential,  $G_{CM} = 1$ V/V common-mode, and full bias, unless otherwise noted. Each port is independently tested.

|                                           |                                                 |                     |       | THS6204IRHF, IPWP    |                                |                                  |       |             |                              |
|-------------------------------------------|-------------------------------------------------|---------------------|-------|----------------------|--------------------------------|----------------------------------|-------|-------------|------------------------------|
|                                           |                                                 |                     | TYP   | OVER                 | TEMPERA                        | TURE                             |       |             |                              |
| PARAMETER                                 | CONDITIONS                                      |                     | +25°C | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |
| OUTPUT CHARACTERISTICS <sup>(4)</sup>     |                                                 |                     |       |                      |                                |                                  |       |             |                              |
|                                           | $R_L = 100\Omega$ , each output, linear output  |                     | ±4.9  |                      |                                |                                  | V     | Тур         | С                            |
| Output voltage swing                      | $R_L = 50\Omega$ , each outpu                   | t, linear output    | ±4.9  | ±4.75                | ±4.65                          | ±4.6                             | V     | Min         | А                            |
|                                           | $R_L = 25\Omega$ , each outpu                   | t, linear output    | ±4.7  | ±4.55                | ±4.45                          | ±4.4                             | V     | Min         | А                            |
| Output current (sourcing, sinking)        | $R_L = 25\Omega$ , each                         | output              | ±188  | ±182                 | ±178                           | ±176                             | mA    | Min         | А                            |
| Short-circuit output current              |                                                 |                     | ±1    |                      |                                |                                  | А     | Тур         | С                            |
| Output impedance                          | f = 1MHz, diffe                                 | erential            | 0.2   |                      |                                |                                  | Ω     | Тур         | С                            |
| Crosstalk                                 | f = 1MHz,<br>$V_{OUT} = 2V_{PP}$                | Port 1 to<br>port 2 | -90   |                      |                                |                                  | dB    | Тур         | С                            |
| POWER SUPPLY                              |                                                 |                     |       |                      |                                |                                  |       |             |                              |
| Operating voltage                         |                                                 |                     | ±6    |                      |                                |                                  | V     | Тур         | С                            |
| Maximum operating voltage                 |                                                 |                     |       | ±14                  | ±14                            | ±14                              | V     | Max         | А                            |
| Minimum operating voltage                 |                                                 |                     |       | ±5                   | ±5                             | ±5                               | V     | Min         | В                            |
|                                           | Per port, full bias<br>(Bias-1 = 0, Bias-2 = 0) |                     | 17    | 21                   | 21.5                           | 22                               | mA    | Max         | А                            |
| Maximum I. autoacont autrant              | Per port, mid bias<br>(Bias-1 = 1, Bias-2 = 0)  |                     | 13.2  | 16.8                 | 16.9                           | 17                               | mA    | Max         | А                            |
| maximum is+ quiescent current             | Per port, low<br>(Bias-1 = 0, Bia               | bias<br>s-2 = 1)    | 9.4   | 12.2                 | 12.3                           | 12.4                             | mA    | Max         | А                            |
|                                           | Per port, bias off<br>(Bias-1 = 1, Bias-2 = 1)  |                     | 0.5   | 0.8                  | 0.9                            | 0.9                              | mA    | Max         | А                            |
|                                           | Per port, full bias<br>(Bias-1 = 0, Bias-2 = 0) |                     | 17    | 13                   | 11.5                           | 10                               | mA    | Min         | А                            |
| Minimum I <sub>S+</sub> quiescent current | Per port, mid bias<br>(Bias-1 = 1, Bias-2 = 0)  |                     | 13.2  | 9.8                  | 9.3                            | 8.9                              | mA    | Min         | А                            |
|                                           | Per port, low bias<br>(Bias-1 = 0, Bias-2 = 1)  |                     | 9.4   | 6.7                  | 6.4                            | 6.0                              | mA    | Min         | А                            |
|                                           | Per port, full<br>(Bias-1 = 0, Bia              | bias<br>s-2 = 0)    | 16.5  | 20.5                 | 21                             | 21.5                             | mA    | Max         | А                            |
| Maximum L. quiascont current              | Per port, mic<br>(Bias-1 = 1, Bia               | l bias<br>s-2 = 0)  | 12.7  | 16.3                 | 16.4                           | 16.5                             | mA    | Max         | А                            |
|                                           | Per port, low<br>(Bias-1 = 0,Bia                | bias<br>s-2 = 1)    | 8.9   | 11.7                 | 11.8                           | 11.9                             | mA    | Max         | А                            |
|                                           | Per port, bia<br>(Bias-1 = 1, Bia               | s off<br>s-2 = 1)   | 0.1   | 0.3                  | 0.4                            | 0.5                              | mA    | Max         | А                            |
|                                           | Per port, full<br>(Bias-1 = 0, Bia              | bias<br>s-2 = 0)    | 16.5  | 12.5                 | 11                             | 9.5                              | mA    | Min         | А                            |
| Minimum I <sub>S-</sub> quiescent current | Per port, mic<br>(Bias-1 = 1, Bia               | l bias<br>s-2 = 0)  | 12.7  | 9.3                  | 8.8                            | 8.4                              | mA    | Min         | A                            |
|                                           | Per port, low bias<br>(Bias-1 = 0, Bias-2 = 1)  |                     | 8.9   | 6.2                  | 5.9                            | 5.5                              | mA    | Min         | А                            |
| Current through GND pin                   |                                                 |                     | 0.5   |                      |                                |                                  | mA    | Тур         | С                            |
| Power-supply rejection ratio (+PSRR)      |                                                 |                     | 64    | 54                   | 53                             | 52                               | dB    | Min         | А                            |
| Power-supply rejection ratio (-PSRR)      |                                                 |                     | 63    | 52                   | 51                             | 50                               | dB    | Min         | A                            |

(4) Test circuit is shown in Figure 2.

8



#### SBOS416B-OCTOBER 2007-REVISED JULY 2008

www.ti.com

## ELECTRICAL CHARACTERISTICS: V<sub>s</sub> = ±6V (continued)

At  $T_A = +25^{\circ}$ C,  $R_F = 1.5k\Omega$ ,  $R_L = 100\Omega$  differential,  $G_{Diff} = 10$ V/V differential,  $G_{CM} = 1$ V/V common-mode, and full bias, unless otherwise noted. Each port is independently tested.

|                                         |                                             |         | THS6204              | IRHF, IPWI                     | P                                |       |             |                              |
|-----------------------------------------|---------------------------------------------|---------|----------------------|--------------------------------|----------------------------------|-------|-------------|------------------------------|
|                                         |                                             | TYP     | OVER TEMPERATURE     |                                |                                  |       |             |                              |
| PARAMETER                               | CONDITIONS                                  | +25°C   | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |
| LOGIC                                   |                                             |         |                      |                                |                                  |       |             |                              |
| Pige control pin logic threshold        | Logic 1, with respect to GND <sup>(5)</sup> |         |                      |                                | 1.9                              | V     | Min         | В                            |
| bias control pin logic triteshold       | Logic 0, with respect to GND <sup>(5)</sup> |         |                      |                                | 0.8                              | V     | Max         | В                            |
| Pies pin quiescent ourrent              | Bias-X = 0.5V (logic 0)                     | 20      | 30                   | 33                             | 35                               | μΑ    | Max         | A                            |
| bias pin quescent current               | Bias-X = 3.3V (logic 1)                     | 0.3     | 1                    | 1.1                            | 1.2                              | μΑ    | Max         | А                            |
| Turn-on time delay (t <sub>ON</sub> )   | Time for I <sub>S</sub> to reach 50%        | 1       |                      |                                |                                  | μs    | Тур         | С                            |
| Turn-off time delay (t <sub>OFF</sub> ) | of final value                              | 1       |                      |                                |                                  | μs    | Тур         | С                            |
| Bias pin input impedance                |                                             | 50      |                      |                                |                                  | kΩ    | Тур         | С                            |
| Amplifier output impedance              | Off bias (Bias-1 = 1, Bias-2 = 1)           | 10    5 |                      |                                |                                  | kΩ∥pF | Тур         | С                            |

(5) The GND pin usable range is from  $V_{S-}$  to  $(V_{S+}-5V).$ 

#### Table 2. Logic Table

| BIAS-1 | BIAS-2 | FUNCTION       | DESCRIPTION                                                                   |
|--------|--------|----------------|-------------------------------------------------------------------------------|
| 0      | 0      | Full bias mode | Amplifiers on with lowest distortion possible                                 |
| 1      | 0      | Mid bias mode  | Amplifiers on with power savings and a reduction in distortion performance    |
| 0      | 1      | Low bias mode  | Amplifiers on with enhanced power savings and a reduction of performance      |
| 1      | 1      | Shutdown mode  | Amplifiers off and output has high impedance (default state if left floating) |

9

-6

-9

-12

-15

Normalized Gain (dB)

10

 $G_{CM} = 1 V/V$ 

V<sub>O</sub> = 2V<sub>PP</sub>

 $R_{ADJ} = 0\Omega$ 

= 100 \OM2 R. -18



www.ti.com



SBOS416B-OCTOBER 2007-REVISED JULY 2008







 $G_{DIFF} = 10V/V$ 

 $R_F = 1.24k\Omega$ 

100

Frequency (MHz)

Figure 2.

400





#### Figure 5.









## TYPICAL CHARACTERISTICS: $V_s = \pm 12V$ , Full Bias (continued)





## TYPICAL CHARACTERISTICS: $V_s = \pm 12V$ , Full Bias (continued)





## TYPICAL CHARACTERISTICS: $V_s = \pm 12V$ , 75% Bias

At  $T_A = +25^{\circ}C$ ,  $G_{DIFF} = +10V/V$ ,  $G_{CM} = 1V/V$ ,  $R_{ADJ} = 0\Omega$ ,  $R_F = 1.24k\Omega$ , and  $R_L = 100\Omega$ , unless otherwise noted.





#### Figure 22.







SUPPLY CURRENT FOR FULL BIAS SETTINGS vs RADJ





FREQUENCY RESPONSE vs CAPACITIVE LOAD



## TYPICAL CHARACTERISTICS: $V_s = \pm 12V$ , 75% Bias (continued)

At  $T_A = +25^{\circ}C$ ,  $G_{DIFF} = +10V/V$ ,  $G_{CM} = 1V/V$ ,  $R_{ADJ} = 0\Omega$ ,  $R_F = 1.24k\Omega$ , and  $R_L = 100\Omega$ , unless otherwise noted.



Copyright © 2007–2008, Texas Instruments Incorporated





## TYPICAL CHARACTERISTICS: V<sub>s</sub> = ±12V, 50% Bias











SUPPLY CURRENT FOR FULL BIAS SETTINGS vs RADJ



FREQUENCY RESPONSE vs CAPACITIVE LOAD





## TYPICAL CHARACTERISTICS: $V_s = \pm 12V$ , 50% Bias (continued)



## TEXAS INSTRUMENTS

SBOS416B-OCTOBER 2007-REVISED JULY 2008

![](_page_16_Figure_3.jpeg)

## **TYPICAL CHARACTERISTICS:** $V_s = \pm 6V$ , Full Bias

![](_page_16_Figure_6.jpeg)

![](_page_17_Picture_2.jpeg)

## TYPICAL CHARACTERISTICS: $V_s = \pm 6V$ , Full Bias (continued)

![](_page_17_Figure_6.jpeg)

![](_page_18_Picture_1.jpeg)

SBOS416B-OCTOBER 2007-REVISED JULY 2008

# TYPICAL CHARACTERISTICS: $V_s = \pm 6V$ , Full Bias (continued)

![](_page_18_Figure_5.jpeg)

![](_page_19_Picture_1.jpeg)

![](_page_19_Figure_3.jpeg)

## TYPICAL CHARACTERISTICS: $V_s = \pm 6V$ , 75% Bias

At  $T_A = +25^{\circ}C$ ,  $G_{DIFF} = +5V/V$ ,  $G_{CM} = 1V/V$ ,  $R_{ADJ} = 0\Omega$ ,  $R_F = 1.82k\Omega$ , and  $R_L = 100\Omega$ , unless otherwise noted.

![](_page_19_Figure_6.jpeg)

![](_page_19_Figure_7.jpeg)

![](_page_19_Figure_8.jpeg)

#### Figure 59.

![](_page_19_Figure_10.jpeg)

![](_page_19_Figure_11.jpeg)

![](_page_19_Figure_12.jpeg)

![](_page_19_Figure_13.jpeg)

![](_page_19_Figure_14.jpeg)

![](_page_19_Figure_15.jpeg)

![](_page_20_Picture_0.jpeg)

#### TEXAS INSTRUMENTS

SBOS416B-OCTOBER 2007-REVISED JULY 2008

#### www.ti.com

## TYPICAL CHARACTERISTICS: $V_s = \pm 6V$ , 75% Bias (continued)

![](_page_20_Figure_6.jpeg)

![](_page_21_Picture_1.jpeg)

![](_page_21_Figure_3.jpeg)

#### TYPICAL CHARACTERISTICS: $V_s = \pm 6V$ , 50% Bias At $T_A = +25^{\circ}C$ , $G_{DIFF} = +5V/V$ , $G_{CM} = 1V/V$ , $R_{ADJ} = 0\Omega$ , $R_F = 1.82k\Omega$ , and $R_L = 100\Omega$ , unless otherwise noted. **50% BIAS FREQUENCY RESPONSE** LARGE-SIGNAL FREQUENCY RESPONSE 3 3 $V_0 = 2V_{PP}$ $G_{DIFF} = 5V/V$ 0 0 $R_F = 1.82k\Omega$ $V_0 = 4V_{PP}$ Normalized Gain (dB) -3 Normalized Gain (dB) -3 $V_0 = 20V_{PP}$ -6 -6 $G_{DIFF} = 10V/V$ -9 -9 $R_F = 1.5k\Omega$ -12 -12 $G_{CM} = 1V/V$ $G_{DIFF} = 5V/V$ $V_0 = 8V_{PP}$ -15 $V_0 = 2V_{PP}$ -15 $G_{CM} = 1V/V$ $R_L = 100\Omega$ $R_L = 100\Omega$ -18 -18 10 100 300 20 40 60 80 100 120 140 160 180 200 220 0 Frequency (MHz) Frequency (MHz) Figure 69. Figure 70. **DIFFERENTIAL PULSE RESPONSE** SUPPLY CURRENT FPR FULL BIAS SETTING vs RADJ 6 1.2 12 4 0.8 10 Output Voltage (V) Output Voltage (V) 2 0.4 8 ±l<sub>Q</sub> (mA) 0 0 6 Small-Signal ±500mV<sub>P</sub> +l<sub>Q</sub> Right Scale -2 -0.4 4 -l<sub>o</sub> arge-Signal Pulse Response -4 -0.8 2 (±5V<sub>P</sub>) Left Scale -6 -1.2 0 Time (10ns/div) 0 1 2 3 4 5 6 $\mathsf{R}_{\mathsf{ADJ}}$ (k $\Omega$ ) Figure 72. Figure 71. FREQUENCY RESPONSE vs CAPACITIVE LOAD DIFFERENTIAL R<sub>S</sub> vs CAPACITIVE LOAD 100 20 R<sub>S</sub> Optimized for 100% Bias 17 100pF 22pF 14 470pF Gain (dB) R<sub>S</sub> (Ω) 10 11 39pF 8 ≶ 1kΩ 47pF 5 2 1 1 10 100 1000 10M 100M 200M Capacitive Load (pF) Frequency (Hz) Figure 73. Figure 74.

![](_page_22_Picture_0.jpeg)

## TEXAS INSTRUMENTS

SBOS416B-OCTOBER 2007-REVISED JULY 2008

#### www.ti.com

## TYPICAL CHARACTERISTICS: $V_s = \pm 6V$ , 50% Bias (continued)

![](_page_22_Figure_6.jpeg)

![](_page_23_Picture_2.jpeg)

## **APPLICATION INFORMATION**

# WIDEBAND CURRENT-FEEDBACK OPERATION

The THS6204 gives the exceptional ac performance of a wideband current-feedback op amp with a highly linear, highpower output stage. Requiring only 9mA/ch quiescent current, the THS6204 swings to within 1V of either supply rail and delivers in excess of 380mA at room temperature. This low-output headroom requirement, along with supply voltage independent biasing, gives remarkable ±6V supply operation. The THS6204 delivers greater than 145MHz bandwidth driving a  $2V_{PP}$  output into  $100\Omega$ on a ±6V supply. Previous boosted output stage amplifiers typically suffer from very poor crossover distortion as the output current goes through zero. The THS6204 achieves a comparable power gain with much better linearity. The primary advantage of a current-feedback op amp over a voltage-feedback op amp is that ac performance (bandwidth and distortion) is relatively independent of signal gain. Figure 81 shows the dc-coupled, gain of +10V/V, dual power-supply circuit configuration used as the basis of the ±12V Electrical and Typical Characteristics. For test purposes, the input impedance is set to  $50\Omega$  with a resistor to ground and the output impedance is set to  $50\Omega$  with a series output resistor. Voltage swings reported in the electrical characteristics are taken directly at the input and output pins, whereas load powers (dBm) are defined at a matched  $50\Omega$  load. For the circuit of Figure 81, the total effective load is  $100\Omega \parallel 1.24$ kΩ  $\parallel 1.24$ kΩ = 86.1Ω.

![](_page_23_Figure_7.jpeg)

Figure 81. Noninverting Differential I/O Amplifier

This approach provides for a source termination impedance at the input that is independent of the signal gain. For instance, simple differential filters may be included in the signal path right up to the noninverting inputs without interacting with the gain setting. The differential signal gain for the circuit of Figure 81 is:

$$A_{\rm D} = 1 + 2 \times \frac{R_{\rm F}}{R_{\rm G}} \tag{1}$$

Because the THS6204 is a current feedback (CFB) amplifier, its bandwidth is primarialy controlled with the feedback resistor value; Figure 81 shows a value of  $274\Omega$  for the  $A_D = +10V/V$  design. The differential gain, however, may be adjusted with considerable freedom using just the R<sub>G</sub> resistor. In fact, R<sub>G</sub> may be a reactive network providing a very isolated shaping to the differential frequency response.

Various combinations of single-supply or ac-coupled gain can also be delivered using the basic circuit of Figure 81. Common-mode bias voltages on the two noninverting inputs pass on to the output with a gain of +1V/V since an equal dc voltage at each inverting node creates no current through R<sub>G</sub>. This circuit does show a common-mode gain of +1V/V from input to output. The source connection should either remove this common-mode signal if undesired (using an input transformer can provide this function), or the common-mode voltage at the inputs can be used to set the output common-mode bias. If the low common-mode rejection of this circuit is a problem, the output interface may also be used to reject that common-mode. For instance. most modern differential input ADCs reject common-mode signals very well, while a line driver application through a transformer will also attenuate the common-mode signal through to the line.

![](_page_24_Picture_1.jpeg)

#### DUAL-SUPPLY VDSL DOWNSTREAM

Figure 82 shows an example of a dual-supply VDSL downstream driver. Both channels of the THS6204 are configured as a differential gain stage to provide signal drive to the primary winding of the transformer (here, a step-up transformer with a turns ratio of 1:1.1). The main advantage of this configuration is the cancellation of all even harmonic distortion products. Another important advantage for VDSL is that each amplifier needs only to swing half of the total output required driving the load.

![](_page_24_Figure_6.jpeg)

Figure 82. Dual-Supply VDSL Downstream Driver

The analog front end (AFE) signal is ac-coupled to the driver, and the noninverting input of each amplifier is biased to the mid-supply voltage (ground in this case). In addition to providing the proper biasing to the amplifier, this approach also provides a high-pass filtering with a corner frequency, set here at 5kHz. As the signal bandwidth starts at 26kHz, this high-pass filter does not generate any problem and has the advantage of filtering out unwanted lower frequencies.

The input signal is amplified with a gain set by the following equation:

$$G_{D} = 1 + \frac{2 \times R_{F}}{R_{G}}$$
(2)

With  $R_F = 2k\Omega$  and  $R_G = 1.33k\Omega$ , the gain for this differential amplifier is  $R_P = 2.1k\Omega$ . This gain boosts the AFE signal, assumed to be a maximum of  $2V_{PP}$ , to a maximum of  $3V_{PP}$ .

The two back-termination resistors (9.1 $\Omega$  each) added at each terminal of the transformer make the impedance of the modem match the impedance of

$$R_{\rm M} = \frac{Z_{\rm LINE}}{2n^2}$$
(3)

#### LINE DRIVER HEADROOM MODEL

The first step in a transformer-coupled, twisted-pair driver design is to compute the peak-to-peak output voltage from the target specifications. This is done using the following equations:

$$P_{L} = 10 \times \log \frac{V_{RMS}^{2}}{(1mW) \times R_{L}}$$
(4)

with  $P_L$  power at the load,  $V_{RMS}$  voltage at the load, and  $R_L$  load impedance; this gives the following:

$$V_{\rm RMS} = \sqrt{(1\,{\rm mW}) \times {\rm R_L} \times 10 \frac{{\rm P_L}}{10}}$$
(5)

$$V_{P} = CrestFactor \times V_{RMS} = CF \times V_{RMS}$$
 (6)

with V<sub>P</sub> peak voltage at the load and CF Crest Factor. V<sub>LPP</sub> =  $2 \times CF \times V_{RMS}$  (7)

with  $V_{IPP}$ : peak-to-peak voltage at the load.

Consolidating Equation 4 through Equation 7 allows expressing the required peak-to-peak voltage at the load as a function of the crest factor, the load impedance, and the power at the load. Thus,

$$V_{LPP} = 2 \times CF \times \sqrt{(1mW) \times R_{L} \times 10 \frac{P_{L}}{10}}$$
(8)

This  $V_{\text{LPP}}$  is usually computed for a nominal line impedance and may be taken as a fixed design target.

The next step in the design is to compute the individual amplifier output voltage and currents as a function of  $V_{PP}$  on the line and transformer turns ratio. As this turns ratio changes, the minimum allowed supply voltage changes along with it. The peak current in the amplifier output is given by:

$$\pm I_{P} = \frac{1}{2} \times \frac{2 \times V_{LPP}}{n} \times \frac{1}{4R_{M}}$$
(9)

![](_page_25_Picture_1.jpeg)

SBOS416B-OCTOBER 2007-REVISED JULY 2008

with  $V_{PP}$  as defined in Equation 8, and  $R_M$  as defined in Equation 3 and shown in Figure 83.

![](_page_25_Figure_5.jpeg)

Figure 83. Driver Peak Output Voltage

With the previous information available, it is now possible to select a supply voltage and the turns ratio desired for the transformer as well as calculate the headroom for the THS6204.

The model, shown in Figure 84, can be described with the following set of equations:

1. As available output swing:

$$V_{PP} = V_{CC} - (V_1 + V_2) - I_P \times (R_1 + R_2)$$
(10)

2. Or as required supply voltage:

$$V_{CC} = V_{PP} + (V_1 + V_2) + I_P \times (R_1 + R_2)$$
(11)

The minimum supply voltage for a power and load requirement is given by Equation 11.

![](_page_25_Figure_14.jpeg)

Figure 84. Line Driver Headroom Model

 $V_1,\ V_2,\ R_1,\ and\ R_2$  are given in Table 3 for ±12V operation.

| Table 5. Line Driver rieaurooni would value | Table 3. | Line Drive | r Headroom | Model | Values |
|---------------------------------------------|----------|------------|------------|-------|--------|
|---------------------------------------------|----------|------------|------------|-------|--------|

|      | V <sub>1</sub> | R <sub>1</sub> | V <sub>2</sub> | R <sub>2</sub> |  |
|------|----------------|----------------|----------------|----------------|--|
| ±12V | 1V             | 0.6V           | 1V             | 1.2V           |  |

When using a synthetic output impedance circuit, such as the one shown in Figure 82, a significant drop is noticed in bandwidth from the bandwidth appearing in the Electrical Characteristics tables. This apparent drop in bandwidth for the differential signal is a result of the apparent increase in the feedback transimpedance as seen for each amplifier. This feedback transimpedance equation is given below.

$$Z_{FB} = R_{F} \times \frac{1 + 2 \times \frac{R_{S}}{R_{L}} + \frac{R_{S}}{R_{P}}}{1 + 2 \times \frac{R_{S}}{R_{L}} + \frac{R_{S}}{R_{P}} - \frac{R_{F}}{R_{P}}}$$
(12)

To increase 0.1dB flatness to the frequency of interest, adding a serial R-C in parallel with the gain resistor may be needed, as shown in Figure 85.

![](_page_25_Figure_22.jpeg)

Figure 85. 0.1dB Flatness Compensation Circuit

![](_page_26_Picture_1.jpeg)

#### TOTAL DRIVER POWER FOR xDSL APPLICATIONS

The total internal power dissipation for the THS6204 in an xDSL line driver application will be the sum of the quiescent power and the output stage power. The THS6204 holds a relatively constant quiescent current versus supply voltage—giving a power contribution that is simply the quiescent current times the supply voltage used (the supply voltage will be greater than the solution given in Equation 11). The total output stage power may be computed with reference to Figure 86.

![](_page_26_Figure_5.jpeg)

Figure 86. Output Stage Power Model

The two output stages used to drive the load of Figure 83 can be seen as an H-Bridge in Figure 86. The average current drawn from the supply into this H-Bridge and load will be the peak current in the load given by Equation 9 divided by the crest factor (CF) for the xDSL modulation. This total power from the supply is then reduced by the power in  $R_T$  to leave the power dissipated internal to the drivers in the four output stage transistors. That power is simply the target line power used in Equation 4 plus the power lost in the matching elements ( $R_M$ ). In the examples here, a perfect match is targeted giving the same power in the matching elements as in the load. The output stage power is then set by Equation 12.

$$\mathsf{P}_{\mathsf{OUT}} = \frac{\mathsf{I}_{\mathsf{P}}}{\mathsf{CF}} \times \mathsf{V}_{\mathsf{CC}} - 2\mathsf{P}_{\mathsf{L}}$$
(13)

The total amplifier power is then:

$$P_{TOT} = I_{Q} \times V_{CC} + \frac{I_{P}}{CF} \times V_{CC} - 2P_{L}$$
(14)

For the ADSL CO driver design of Figure 82, the peak current is 159mA for a signal that requires a crest factor of 5.6 with a target line power of 20.5dBm into  $100\Omega$  (115mW). With a typical quiescent current of 21mA and a nominal supply voltage of ±12V, the total internal power dissipation for the solution of Figure 82 will be:

$$P_{TOT} = 21mA (24V) + \frac{159mA}{5.6} (24V) - 2(115mW) = 955mW$$
(15)

## **OUTPUT CURRENT AND VOLTAGE**

The THS6204 provides output voltage and current capabilities that are unsurpassed in a low-cost dual monolithic op amp. Under no-load conditions at +25°C, the output voltage typically swings closer than 1.1V to either supply rail; tested at +25°C swing limit is within 1.4V of either rail into a 100 $\Omega$  differential load. Into a 25 $\Omega$  load (the minimum tested load), it delivers more than ±408mA continuous and > ±1A peak output current.

The specifications described above, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage times current (or V-I product) that is more relevant to circuit operation. Refer to the Output Voltage and Current Limitations plot (Figure 14) in the Typical Characteristics. The X- and Y-axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the THS6204 output drive capabilities, noting that the graph is bounded by a safe operating area of 1W maximum internal power dissipation (in this case for 1 channel only). Superimposing resistor load lines onto the plot shows that the THS6204 can drive ±10.9V into  $100\Omega$  or  $\pm 10.5V$  into  $50\Omega$  without exceeding the output capabilities or the 1W dissipation limit. A  $100\Omega$ load line (the standard test circuit load) shows the full ±12V output swing capability, as shown in the Electrical Characteristics tables. The minimum specified output voltage and current over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup will the output current and voltage decrease to the numbers shown in the Electrical Characteristics tables. As the output transistors deliver power, the junction temperatures increases, decreasing the  $V_{BF}S$ (increasing the available output voltage swing), and increasing the current gains (increasing the available output current). In steady-state operation, the available output voltage and current will always be greater than that shown in the over-temperature specifications, since the output stage junction temperatures will be higher than the minimum specified operating ambient. To maintain maximum output stage linearity, no output short-circuit protection is provided. This is normally not a problem because most applications include a series-matching resistor at the output that limits the internal power dissipation if the output side of this resistor is shorted to ground. However, shorting the output pin directly to the adjacent positive power-supply pin (24-pin package), will in most cases, destroy the amplifier. If additional short-circuit protection is required, a small

series resistor may be included in the supply lines. Under heavy output loads this will reduce the available output voltage swing. A  $5\Omega$  series resistor in each power-supply lead will limit the internal power dissipation to less than 1W for an output short circuit while decreasing the available output voltage swing only 0.5V for up to 100mA desired load currents. Always place the 0.1µF power-supply decoupling capacitors after these supply current limiting resistors directly on the supply pins.

#### DRIVING CAPACITIVE LOADS

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC—including additional external capacitance that may be recommended to improve the ADC linearity. A high-speed, high open-loop gain amplifier such as the THS6204 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested.

When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability. The Typical Characteristics show the recommended R<sub>S</sub> vs Capacitive Load and the resulting frequency response at the load. Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the THS6204. Long printed-circuit board (PCB) traces, unmatched cables, and

www.ti.com

connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the THS6204 output pin (see the *Board Layout Guidelines* section).

#### DISTORTION PERFORMANCE

The THS6204 provides good distortion performance into a 100 $\Omega$  load on ±12V supplies. Relative to alternative solutions, it provides exceptional performance into lighter loads and/or operation on a dual ±6V supply. Generally, until the fundamental signal reaches very high frequency or power levels, the second harmonic dominates the distortion with a negligible third harmonic component. Focusing then on the second harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network-in the noninverting configuration (see Figure 81), this is the sum of  $R_F$  +  $R_G$ , whereas in the inverting configuration it is just R<sub>F</sub>. Also, providing an additional supply decoupling capacitor (0.01µF) between the supply pins (for bipolar operation) improves the second-order distortion slightly (3dB to 6dB).

In most op amps, increasing the output voltage swing increases harmonic distortion directly. The Typical Characteristics show the second harmonic increasing at a little less than the expected 2x rate whereas the third harmonic increases at a little less than the expected 3x rate. Where the test power doubles, the difference between it and the second harmonic decreases less than the expected 6dB, whereas the difference between it and the third harmonic decreases by less than the expected 12dB. This also shows up in the two-tone, third-order intermodulation spurious (IM3) response curves. The third-order spurious levels are extremely low at low-output power levels. The output stage continues to hold them low even as the fundamental power reaches very high levels. As the Typical Characteristics show, the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly.

![](_page_28_Picture_1.jpeg)

#### DIFFERENTIAL NOISE PERFORMANCE

As the THS6204 is used as a differential driver in xDSL applications, it is important to analyze the noise in such a configuration. Figure 87 shows the op amp noise model for the differential configuration.

![](_page_28_Figure_6.jpeg)

Figure 87. Differential Op Amp Noise Analysis Model

As a reminder, the differential gain is expressed as:  $2 \times R_F$ 

$$G_{\rm D} = 1 + \frac{R_{\rm G}}{R_{\rm G}}$$
(16)

The output noise can be expressed as shown below:

$$E_{O} = \sqrt{2 \times G_{D}^{2} \times \left[e_{N}^{2} + (i_{N} \times R_{S})^{2} + 4kTR_{S}\right] + 2(i_{I}R_{F})^{2} + 2(4kTR_{F}G_{D})}$$
(17)

Dividing this expression by the differential noise gain  $(G_D = (1 + 2R_F/R_G))$  gives the equivalent input referred spot noise voltage at the noninverting input, as shown in Equation 18.

$$E_{O} = \sqrt{2 \times \left[e_{N}^{2} + (i_{N} \times R_{S})^{2} + 4kTR_{S}\right] + 2\left[\frac{i_{I}R_{F}}{G_{D}}\right]^{2} + 2\left[\frac{4kTR_{F}}{G_{D}}\right]}$$
(18)

Evaluating these equations for the THS6204 ADSL circuit and component values of Figure 82 gives a total output spot noise voltage of 38.9 nV/ $\sqrt{Hz}$  and a total equivalent input spot noise voltage of 7 nV/ $\sqrt{Hz}$ .

In order to minimize the output noise due to the noninverting input bias current noise, it is recommended to keep the noninverting source impedance as low as possible.

## DC ACCURACY AND OFFSET CONTROL

A current-feedback op amp such as the THS6204 provides exceptional bandwidth in high gains, giving fast pulse settling but only moderate dc accuracy. The Electrical Characteristics show an input offset voltage comparable to high-speed, voltage-feedback amplifiers; however, the two input bias currents are somewhat higher and are unmatched. While bias current cancellation techniques are very effective with most voltage-feedback op amps, they do not generally reduce the output dc offset for wideband current-feedback op amps. Because the two input bias currents are unrelated in both magnitude and polarity, matching the input source impedance to reduce error contribution to the output is ineffective. Evaluating the configuration of Figure 81, using worst-case +25°C input offset voltage and the two input bias currents, gives a worst-case output offset range equal to:

where NG = noninverting signal gain

=  $\pm$  (10 × 5mV) + (3µA × 25Ω × 10)  $\pm$  (1.24kΩ × 40µA)

 $= \pm 50 \text{mV} + 0.75 \text{mV} \pm 49.6 \text{mV}$ 

 $V_{OFF} = -98.85 \text{mV} \text{ to } +100.35 \text{mV}$ 

#### POWER CONTROL OPERATION

The THS6204 provides a power control feature that may be used to reduce system power. The four modes of operation for this power control feature are full-power, power cutback, idle state, and power shutdown. These four operating modes are set through two logic lines A0 and A1. Table 4 shows the different modes of operation.

| MODE OF<br>OPERATION | BIAS 1 | BIAS 2 |
|----------------------|--------|--------|
| Full bias mode       | 0      | 0      |
| Mid bias mode        | 1      | 0      |
| Low bias mode        | 0      | 1      |
| Shutdown             | 1      | 1      |

 Table 4. Power Control Mode of Operation

The full-power mode is used for normal operating condition. The power cutback mode brings the quiescent power to 13.5mA. The idle state mode keeps a low output impedance but reduces output power and bandwidth. The shutdown mode has a high output impedance as well as the lowest quiescent power (0.5mA).

If the Bias 1 and Bias 2 pins are left unconnected, the THS6204 shuts down.

#### **DEVICE PROTECTION FEATURE**

The THS6204 has a built-in thermal protection feature. Should the internal junction temperature rise approximately +160°C, above the device automatically shuts down. Such a condition could exist with improper heat sinking or if the output is shorted to ground. When the abnormal condition is fixed. the internal thermal shutdown circuit TEXAS INSTRUMENTS

www.ti.com

automatically turns the device back on. This occurs at approximately +145°C, junction temperature. Note that the THS6204 does not have short-circuit protection and care should be taken to minimize the output current below the absolute maximum ratings.

#### THERMAL INFORMATION

The THS6204 is available in thermally-enhanced RHF and PWP packages, which are members of the PowerPAD family of packages. These packages are constructed using leadframes upon which the dies are mounted (see Figure 88 for the RHF package and Figure 89 for the PWP package). This arrangement results in the lead frames being exposed as thermal pads on the underside of their respective packages. Because a thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad. Note that the PowerPAD is electronically isolated from the active circuitry and any pins. Thus, the PowerPAD can be connected to any potential voltage within the absolute maximum voltage range. Ideally, connection of the PAD to the most negative supply plane is preferred.

The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad can also be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device. This is discussed in more detail in the PCB design considerations section of this document.

![](_page_29_Figure_16.jpeg)

(1) The thermal pad is electrically isolated from all terminals in the package.

#### Figure 88. Views of Thermally-Enhanced RHF Package (Representative Only—Not to Scale)

![](_page_30_Picture_1.jpeg)

SBOS416B-OCTOBER 2007-REVISED JULY 2008

![](_page_30_Figure_4.jpeg)

(1) The thermal pad is electrically isolated from all terminals in the package.

Figure 89. Views of Thermally-Enhanced PWP Package (Representative Only—Not to Scale)

#### THERMAL ANALYSIS

Due to the high output power capability of the THS6204, heatsinking or forced airflow may be required under extreme operating conditions. Maximum desired junction temperature sets the maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed +130°C. Operating junction temperature  $(T_J)$  is given by  $T_A$  +  $P_D \times \theta_{JA}$ . The total internal power dissipation ( $P_D$ ) is the sum of quiescent power (P<sub>DQ</sub>) and additional power dissipation in the output stage  $(P_{DI})$  to deliver load power. Quiescent power is the specified no-load supply current times the total supply voltage across the part. A  $P_{DI}$  depends on the required output signal and load; using the previously developed model described in the Total Driver Power for xDSL Applications section, compute the maximum T<sub>1</sub> using a THS6204 QFN-24 in the circuit of Figure 81 operating at the maximum specified ambient temperature of +85°C.

Maximum  $T_J = +85^{\circ}C + (0.955 \times 32^{\circ}C/W) = 115.5^{\circ}C$ (19)

Although this is still well below the specified maximum junction temperature, system reliability considerations may require lower tested junction temperatures. The highest possible internal dissipation will occur if the load requires current to be forced into the output for positive output voltages or sourced from the output for negative output voltages. This puts a high current through a large internal voltage drop in the output transistors. The output V-I plot shown in the Typical Characteristics includes a boundary for 1W maximum internal power dissipation under these conditions.

## **BOARD LAYOUT GUIDELINES**

Achieving optimum performance with a high-frequency amplifier like the THS6204 requires careful attention to board layout parasitic and external component types. Recommendations that optimize performance include:

a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the noninverting input, it can react with the source impedance to cause unintentional band limiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.

b) Minimize the distance (< 0.25") from the power-supply pins to high-frequency 0.1µF decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) improves second-harmonic distortion performance. Larger  $(2.2\mu F \text{ to } 6.8\mu F)$ decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These can be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.

c) Careful selection and placement of external components preserve the high-frequency performance of the THS6204. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition axially leaded resistors can also provide good high-frequency performance.

Again, keep leads and PCB trace length as short as possible. Never use wire-wound type resistors in a high-frequency application. Although the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. The frequency response is primarily determined by the feedback resistor value as described previously. Increasing the value reduces the bandwidth, whereas decreasing it gives a more peaked frequency response. The 1.24kΩ feedback resistor used in the Typical Characteristics at a gain of +10V/V on ±12V supplies is a good starting point for design. Note that a  $1.5k\Omega$  feedback resistor, rather than a direct short, is recommended for the unity-gain follower application. A current-feedback op amp requires a feedback resistor even in the unity-gain follower configuration to control stability.

d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> from the plot of Recommended R<sub>S</sub> vs Capacitive Load (Figure 6, Figure 24, and Figure 36). Low parasitic capacitive loads (< 5pF) may not need an R<sub>S</sub> because the THS6204 is nominally compensated to operate with a 2pF parasitic load. If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50Ω environment is normally not necessary on board; in fact, a higher impedance environment improves

![](_page_31_Picture_6.jpeg)

INSTRUMENTS

Texas

distortion (see the distortion versus load plots). With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the THS6204 is used, as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device.

This total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the THS6204 allows multiple destination devices to be handled as separate transmission lines, each with their own series and shunt terminations. If the 6dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only.

Treat the trace as a capacitive load in this case and set the series resistor value as shown in the plot of  $R_S$  vs Capacitive Load (Figure 6, Figure 24, and Figure 36). However, this does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there is some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.

e) Socketing a high-speed part like the THS6204 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the THS6204 directly onto the board.

f) Use the  $-V_s$  plane to conduct heat out of the QFN-24 and TSSOP-24 PowerPAD packages. These packages attach the die directly to an exposed thermal pad on the bottom, which should be soldered to the board. This pad must be connected electrically to the same voltage plane as the most negative supply applied to the THS6204 (in Figure 82, this would be -12V).

![](_page_32_Picture_0.jpeg)

#### INPUT AND ESD PROTECTION

The THS6204 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices and are reflected in the absolute maximum ratings table. All device pins have limited ESD protection using internal diodes to the power supplies, as shown in Figure 90.

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (for example, in systems with ±15V supply parts driving into the THS6204), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible, since high values degrade both noise performance and frequency response.

![](_page_32_Figure_5.jpeg)

Figure 90. Internal ESD Protection

**THS6204** 

Submit Documentation Feedback

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | n MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|--------------------------------|
| THS6204IPWP      | ACTIVE                | HTSSOP          | PWP                | 24   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR            |
| THS6204IPWPG4    | ACTIVE                | HTSSOP          | PWP                | 24   | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR            |
| THS6204IPWPR     | ACTIVE                | HTSSOP          | PWP                | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR            |
| THS6204IPWPRG4   | ACTIVE                | HTSSOP          | PWP                | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR            |
| THS6204IRHFR     | ACTIVE                | QFN             | RHF                | 24   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR            |
| THS6204IRHFRG4   | ACTIVE                | QFN             | RHF                | 24   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR            |
| THS6204IRHFT     | ACTIVE                | QFN             | RHF                | 24   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR            |
| THS6204IRHFTG4   | ACTIVE                | QFN             | RHF                | 24   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR            |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION

![](_page_34_Figure_4.jpeg)

![](_page_34_Figure_5.jpeg)

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

![](_page_34_Figure_7.jpeg)

| *All dimensions are nominal |                 |                    |      |      |                          |                          |         |         |         |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| THS6204IPWPR                | HTSSOP          | PWP                | 24   | 2000 | 330.0                    | 16.4                     | 6.95    | 8.3     | 1.6     | 8.0        | 16.0      | Q1               |
| THS6204IRHFR                | QFN             | RHF                | 24   | 3000 | 330.0                    | 12.4                     | 4.3     | 5.3     | 1.3     | 8.0        | 12.0      | Q1               |
| THS6204IRHFT                | QFN             | RHF                | 24   | 250  | 180.0                    | 12.4                     | 4.3     | 5.3     | 1.3     | 8.0        | 12.0      | Q1               |

![](_page_35_Picture_0.jpeg)

# PACKAGE MATERIALS INFORMATION

22-Aug-2008

![](_page_35_Figure_3.jpeg)

\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THS6204IPWPR | HTSSOP       | PWP             | 24   | 2000 | 346.0       | 346.0      | 33.0        |
| THS6204IRHFR | QFN          | RHF             | 24   | 3000 | 346.0       | 346.0      | 29.0        |
| THS6204IRHFT | QFN          | RHF             | 24   | 250  | 190.5       | 212.7      | 31.8        |

RHF (R-PQFP-N24)

# PLASTIC QUAD FLATPACK

![](_page_36_Figure_3.jpeg)

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- E. Falls within JEDEC MO-220.

![](_page_36_Picture_9.jpeg)

![](_page_37_Picture_0.jpeg)

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No-Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

![](_page_37_Figure_7.jpeg)

![](_page_37_Figure_8.jpeg)

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

RHF (S-PVQFN-N24)

![](_page_38_Figure_2.jpeg)

- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.

![](_page_38_Picture_9.jpeg)

![](_page_39_Figure_1.jpeg)

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.

![](_page_39_Picture_8.jpeg)

![](_page_40_Picture_0.jpeg)

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

![](_page_40_Figure_7.jpeg)

![](_page_40_Figure_8.jpeg)

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

# LAND PATTERN

# PWP (R-PDSO-G24) PowerPAD™

![](_page_41_Figure_2.jpeg)

NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments.

![](_page_41_Picture_9.jpeg)

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated